## **Department of Electrical & Electronics Engineering** ## Lesson Plan & Work-done Diary for AY:2024-25, ODD Semester | | Course with | Code: Analog Electronic Circuits –BEE303 | | | Faculty: Dr. S | Sathish KR | Semester & | Section: III | |--------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|----------------------------------|----------------|-----------------|--------------------------| | Class<br>No. | Date<br>planned<br>(DD/MM) | Topics to be covered | TLP<br>Planned | Class<br>No. | Date of<br>Conduction<br>(DD/MM) | Topics Covered | TLP<br>Executed | Remarks if any deviation | | | | | | | MODULI | E-1 | | | | 1 | | Diode Circuits: Basics, V-I<br>Characteristics, Rectifier | ICT +<br>Chalk<br>& Talk | | | | | | | 2 | | Diode clipping circuits, Diode clamping circuits. | ICT +<br>Chalk<br>& Talk | | | | | | | 3 | | Transistor Biasing and Stabilization: The operating point, load line analysis DC analysis and design of fixed bias circuit | ICT +<br>Chalk<br>& Talk | | | | | | | 4 | | Emitter stabilized bias circuit,<br>Collector to base bias circuit | Chalk<br>& Talk | | | | | | | 5 | | Voltage divider bias circuit,<br>Modified DC bias with voltage feedback,<br>Numerical solving | Chalk<br>& Talk | | | | | | | 6 | | Bias stabilization and stability factors for fixed bias circuit, Numerical solving | Chalk<br>& Talk | | | | | | | 7 | | Collector to base bias circuit and voltage divider bias circuit, bias compensation, Transistor switching circuits, Numerical solving | ICT +<br>Chalk<br>& Talk | | | | | | | 8 | | Collector to base bias circuit and voltage divider bias circuit, bias compensation, Transistor switching circuits, Numerical solving | Chalk<br>& Talk | | | | | | | | | | | | | | | | | | Course with Code: Analog Electronic Circuits –BEE303 | | | | | Sathish KR | Semester & | Semester & Section: III | | |--------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|----------------------------|----------------------|----------------|--------------------------------|--| | Class<br>No. | Date<br>planned<br>(DD/MM) | Topics to be covered | TLP<br>Planned | Class<br>No. | Date<br>Planned<br>(DD/MM) | Topics to be covered | TLP<br>Planned | Remarks if<br>any<br>deviation | | | | | | | | MODUL | E-2 | | | | | 9 | | Transistor at Low Frequencies: Hybrid model, H-parameters for CE, CC and CB modes | ICT +<br>Chalk<br>& Talk | | | | | | | | 10 | | Mid-band analysis of single stage amplifier, Simplified hybrid model. | ICT +<br>Chalk<br>& Talk | | | | | | | | 11 | | Analysis for CE, CB and CC(emitter voltage follower circuit) modes, Numerical solving. | Chalk &<br>Talk | | | | | | | | 12 | | Millers Theorem and its dual, analysis for collector to base bias circuit and CE with un bypassed emitter resistance | ICT +<br>Chalk &<br>Talk | | | | | | | | 13 | | Transistor frequency response: General frequency considerations, Effect of various capacitors on frequency response | Chalk &<br>Talk | | | | | | | | 14 | | Miller effect capacitance, high frequency response, hybrid - pi model, | Chalk &<br>Talk | | | | | | | | 15 | | CE short circuit current gain using hybrid-pi model, | Chalk &<br>Talk | | | | | | | | 16 | | Multistage frequency effects Numerical Solving & VTU QP discussion | ICT +<br>Chalk &<br>Talk | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Course with | Code: Analog Electronic Circuits –BEI | E303 | | Faculty: Dr | . Sathish KR | Semester & | Semester & Section: III | | | | |--------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|----------------------|----------------------|----------------|--------------------------|--|--|--| | Class<br>No. | Date<br>planned<br>(DD/MM) | Topics to be covered | TLP Planned | Class<br>No. | Date planned (DD/MM) | Topics to be covered | TLP<br>Planned | Remarks if any deviation | | | | | | | MODULE 3 | | | | | | | | | | | 17 | | Module-3: Multistage amplifiers: Cascade connection,. | Chalk &<br>Talk | | | | | | | | | | 18 | | Analysis for CE-CC mode, CE-CE mode | Chalk &<br>Talk | | | | | | | | | | 19 | | CASCODE stage-unbypassed and bypassed emitter resistance modes. | ICT + Chalk<br>& Talk | | | | | | | | | | 20 | | Darlington connection using h-parameter model. | ICT+ Chalk<br>& Talk | | | | | | | | | | 21 | | Feedback Amplifiers: Classification of feedback amplifiers, concept of feedback, general characteristics of negative feedback amplifiers | Chalk &<br>Talk | | | | | | | | | | 22 | | Input and output resistance with feedback of various feedback amplifiers | Chalk &<br>Talk | | | | | | | | | | 23 | | Input and output resistance with feedback of various feedback amplifiers | ICT+ Chalk<br>& Talk | | | | | | | | | | 24 | | Analysis of different practical feedback amplifier circuits | ICT+ Chalk<br>& Talk | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Code: Analog Electronic Circuits –BEF | 2303 | | Faculty: Dr. | Sathish KR | Semester & Section: III TLP Planned Remarks if any deviation | | | | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Date<br>planned<br>(DD/MM) | Topics to be covered | TLP Planned | Class<br>No. | Date<br>planned<br>(DD/MM) | Topics to be covered | | - | | | | | | | и | MODULI | E 4 | <u> </u> | | | | | | Module-4: Power Amplifiers: Classification of power amplifiers, Analysis of class A amplifiers,. | ICT + Chalk<br>& Talk | | | | | | | | | | Analysis of Class B amplifiers. | ICT + Chalk<br>& Talk | | | | | | | | | | Analysis of Class C and Class AB amplifiers. | Chalk &<br>Talk | | | | | | | | | | Distortion in power amplifiers, second harmonic distortion, harmonic distortion in Class B amplifiers, cross over distortion and elimination of cross over distortion | Chalk & Talk | | | | | | | | | | Oscillators: Concept of positive feedback, frequency of oscillation for RC phase oscillator, | Chalk & Talk | | | | | | | | | | Wien Bridge oscillator, Tuned oscillator circuits. | ICT + Chalk<br>& Talk | | | | | | | | | | Hartley oscillator, Colpitt's oscillator. | Chalk Talk | | | | | | | | | | Crystal oscillator and its types. | Chalk Talk | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | planned | Module-4: Power Amplifiers: Classification of power amplifiers, Analysis of class A amplifiers. Analysis of Class B amplifiers. Analysis of Class C and Class AB amplifiers. Distortion in power amplifiers, second harmonic distortion, harmonic distortion in Class B amplifiers, cross over distortion and elimination of cross over distortion Oscillators: Concept of positive feedback, frequency of oscillation for RC phase oscillator, Wien Bridge oscillator, Tuned oscillator circuits. Hartley oscillator, Colpitt's oscillator. | Topics to be covered TLP Planned | Topics to be covered TLP Planned Class No. | Topics to be covered TLP Planned Class No. Date planned (DD/MM) | Planned (DD/MM) Topics to be covered TLP Planned Class No. Planned (DD/MM) Topics to be covered | Table Topics to be covered TLP Planned Class No. Planned Topics to be covered TLP Planned Tup Pl | | | | | Course with | n Code: Analog Electronic Circuits –BEF | E303 | | Faculty: Dr. | Sathish KR | Semester | & Section: III | |--------------|----------------------------|-------------------------------------------------------------------------------------------------|-----------------------|--------------|----------------------------|----------------------|------------------------------------------------|--------------------------------| | Class<br>No. | Date<br>planned<br>(DD/MM) | Topics to be covered | TLP Planned | Class<br>No. | Date<br>planned<br>(DD/MM) | Topics to be covered | TLP<br>Planned | Remarks if<br>any<br>deviation | | | | | | | MODULI | Ξ 5 | <u>, </u> | | | 33 | | <b>Module-5:</b> Construction, working and characteristics of JFET (enhance and Depletion type) | Chalk & Talk | | | | | | | 34 | | Construction, working and characteristics of MOSFET (enhance and Depletion type) | Chalk & Talk | | | | | | | 35 | | Biasing of JFET. Fixed bias configuration, self-bias configuration, voltage divider biasing. | ICT + Chalk<br>& Talk | | | | | | | 36 | | Biasing of MOSFET. Fixed bias configuration, self-bias configuration, voltage divider biasing. | ICT + Chalk<br>& Talk | | | | | | | 37 | | Analysis and design of JFET (only common source configuration with fixed bias) amplifiers. | Chalk & Talk | | | | | | | 38 | | Analysis and design of JFET (only common source configuration with fixed bias) amplifiers. | Chalk & Talk | | | | | | | 39 | | Analysis and design of MOSFET amplifiers. | ICT + Chalk<br>& Talk | | | | | | | 40 | | Analysis and design of JFET MOSFET amplifiers. | ICT + Chalk<br>& Talk | | | | | | | | | | | | | | | | | | | | | | | | | | | | Course wi | th Code: Analog Electronic Circuits –BEE303 | | | Faculty: D | r. Sathish KR | Semester & | Section: III | |-----------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------|----------------------------|----------------------|----------------|--------------| | Lab<br>Session<br>No. | Date planned (DD/MM) | Topics to be covered | TLP<br>Planned | Class<br>No. | Date<br>planned<br>(DD/MM) | Topics to be covered | TLP<br>Planned | Class<br>No. | | | | | | | Lab Sess | ions | | | | 1 | | Orientation Class: Introduction of course<br>Module, Device Usage CRO, Single<br>Generator, Multimeter, Power Supplyetc | Practical<br>Session | | | | | | | 2 | | Experiments on series, shunt and double ended clippers and clampers. | Practical Session | | | | | | | 3 | | Design, simulation and Testing of Full wave – centre tapped transformer type and Bridge type rectifier circuits with and without Capacitor filter. Determination of ripple factor, regulation and efficiency. | Practical<br>Session | | | | | | | 4 | | Static Transistor characteristics for CE, CB and CC modes and determination of h parameters | Practical<br>Session | | | | | | | 5 | | Frequency response of single stage BJT and FET RC coupled amplifier and determination of half power points, bandwidth, input and output impedances | Practical<br>Session | | | | | | | 6 | | Design and testing of BJT -RC phase shift oscillator for given frequency of oscillation. | Practical<br>Session | | | | | | | 7 | | Design, simulation (MATLAB) and testing of Wien bridge oscillator for given frequency of oscillation. | Practical<br>Session | | | | | | | 8 | | Design and testing of Hartley and Colpitt's oscillator for given frequency of oscillation. | Practical<br>Session | | | | | | | 9 | | Determination of gain, input and output impedance of BJT Darlington emitter follower with and without bootstrapping | Practical<br>Session | | | | | | | 10 | | Design and testing of Class A and Class B power amplifier and to determine conversion efficiency | Practical<br>Session | | | | | | | 11 | | Design and simulation of Full wave – centre tapped transformer type and Bridge type rectifier circuits with and without Capacitor filter using MATLAB. Determination of ripple factor, regulation and efficiency. | Practical<br>Session | | | | | | | | | | | | | | | | | | Activity | Planned | Actual | Remarks | | |-----------|-----------------------------------------------|---------------------------------|--------------------|---------|--| | 1 | Theory Classes | 40 | | | | | 2 | Assignments/Quizzes/ Self study | 5 | | | | | 3 | Tutorials/ Extra classes | | | | | | 4 | Internal Assessments | 3 | | | | | 5 | ICT based Teaching (% of usage in Curriculum) | 50% | | | | | 6 | Laboratory Session | 11 Practical Sessions/<br>batch | | | | | | Planning | | Execution | | | | Faculty S | lignature: | | Faculty Signature: | | | | HoD Sign | nature: | | HoD Signature: | | |